![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 601](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898601.webp)
Chapter 23 Analog-to-Digital Converter (ADC)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
601
23.4.4.2
DMA Channel Select Register (DMAR[0])
DMAR0 = Enable bits for channel 0 to 15 (precision channels)
Address: Base + 0x0044
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R DMA
15
DMA
14
DMA
13
DMA
12
DMA
11
DMA
10
DMA
9
DMA
8
DMA
7
DMA
6
DMA
5
DMA
4
DMA
3
DMA
2
DMA
1
DMA
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-15. DMA Channel Select Register 0 (DMAR0)
Table 23-14. DMARx field descriptions
Field
Description
DMAn
DMA enable
When set (DMAn = 1), channel n is enabled to transfer data in DMA mode.