Chapter 17 Flash Memory
MPC5602P Microcontroller Reference Manual, Rev. 4
352
Freescale Semiconductor
5-9
BK0_WWSC
Bank0 Write Wait State Control
This field controls the number of wait states to be added to the Flash array access time for writes.
This field must be set to a value appropriate to the operating frequency of the PFlash. Higher
operating frequencies require non-zero settings for this field for proper Flash operation. This field
is set to an appropriate value by hardware reset. This field is set to 0b00010 by hardware reset.
00000 No additional wait states are added.
00001 1 additional wait state is added.
00010 2 additional wait states are added.
...
111111 31 additional wait states are added.
10-14
BK0_RWSC
Bank0 Read Wait State Control
This field controls the number of wait states to be added to the Flash array access time for reads.
This field must be set to a value corresponding to the operating frequency of the PFlash and the
actual read access time of the PFlash. Higher operating frequencies require non-zero settings for
this field for proper Flash operation.
0 MHz, < 23 MHz APC = RWSC = 0.
23 MHz, < 45 MHz APC = RWSC = 1.
45 MHz, < 68 MHz APC = RWSC = 2.
68 MHz, < 90 MHz APC = RWSC = 3.
This field is set to 0b00010 by hardware reset.
00000 No additional wait states are added.
00001 1 additional wait state is added.
00010 2 additional wait states are added.
...
111111 31 additional wait states are added.
15-16,24
BK0_RWWC
Bank0 Read-While-Write Control
This 3-bit field defines the controller response to Flash reads while the array is busy with a
program (write) or erase operation.
0
xx
Terminate any attempted read while write/erase with an error response.
100
Generate a bus stall for a read while write/erase, enable the operation termination and
the abort notification interrupt.
101
Generate a bus stall for a read while write/erase, enable the operation abort, disable
the abort notification interrupt.
110
Generate a bus stall for a read while write/erase, enable the stall notification interrupt,
disable the abort + abort notification interrupt.
111
Generate a bus stall for a read while write/erase, disable the stall notification interrupt,
disable the abort + abort notification interrupt.
This field is set to 0b111 by hardware reset enabling the stall-while-write/erase and disabling the
abort and notification interrupts.
17-23
Reserved
Table 17-20. PFCR0 field descriptions (continued)
Field
Description