MPC5602P Microcontroller Reference Manual, Rev. 4
12
Freescale Semiconductor
System Memory Configuration register (MEMCONFIG) .............................232
Error Configuration (ERROR) register ..........................................................233
Debug Status Port (DEBUGPORT) register ..................................................233
System Integration Unit Lite (SIUL)
11.1 Introduction ...................................................................................................................................239
11.2 Overview .......................................................................................................................................239
11.3 Features .........................................................................................................................................240
General-purpose I/O pins (GPIO[0:66]) ........................................................241
External interrupt request input pins (EIRQ[0:24]) .......................................241
MCU ID Register #1 (MIDR1) ......................................................................243
MCU ID Register #2 (MIDR2) ......................................................................245
Interrupt Request Enable Register (IRER) .....................................................246
Interrupt Rising-Edge Event Enable Register (IREER) .................................247
Interrupt Falling-Edge Event Enable Register (IFEER) ................................247
Interrupt Filter Enable Register (IFER) .........................................................248
Pad Configuration Registers (PCR[0:71]) .....................................................248
Pad Selection for Multiplexed Inputs registers (PSMI[0_3:32_35]) .............250
GPIO Pad Data Output registers 0_3–68_71 (GPDO[0_3:68_71]) ...............254
GPIO Pad Data Input registers 0_3–68_71 (GPDI[0_3:68_71]) ...................254
Parallel GPIO Pad Data Out register 0–3 (PGPDO[0:3]) ..............................255
Parallel GPIO Pad Data In register 0–3 (PGPDI[0:3]) ..................................255
Masked Parallel GPIO Pad Data Out register 0–6 (MPGPDO[0:6]) .............256
Interrupt Filter Maximum Counter registers 0–24 (IFMC[0:24]) ..................257
Interrupt Filter Clock Prescaler Register (IFCPR) .........................................257