![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 242](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898242.webp)
Chapter 11 System Integration Unit Lite (SIUL)
MPC5602P Microcontroller Reference Manual, Rev. 4
242
Freescale Semiconductor
Rising-Edge Event Enable Register (IREER)
Section 11.5.2.6, “Interrupt Falling-Edge Event Enable
.
11.5
Memory map and register description
This section provides a detailed description of all registers accessible in the SIUL module.
11.5.1
SIUL memory map
Table 11-2. SIUL memory map
Offset from
SIUL_BASE
(0xC3F9_0000)
Register
Location
0x0000–0x0003
Reserved
0x0004
0x0008
0x000C–0x0013 Reserved
0x0014
Interrupt Status Flag Register (ISR)
0x0018
Interrupt Request Enable Register (IRER)
0x001C–0x0027 Reserved
0x0028
Interrupt Rising-Edge Event Enable Register (IREER)
0x002C
Interrupt Falling-Edge Event Enable Register (IFEER)
0x0030
Interrupt Filter Enable Register (IFER)
0x0034–0x003F
Reserved
0x0040–0x00CE Pad Configuration Registers (PCR[0:71])
0x00D0–0x04FF Reserved
0x0500–0x0520
Pad Selection for Multiplexed Inputs registers (PSMI[0_3:32_35])
0x0524–0x05FF
Reserved
0x0600–0x0644
GPIO Pad Data Output registers 0_3–68_71 (GPDO[0_3:68_71])
0x0648–0x07FF
Reserved
0x0800–0x0844
GPIO Pad Data Input registers 0_3–68_71 (GPDI[0_3:68_71])
0x0848–0x0BFF
Reserved
0x0C00–0x0C0C
Parallel GPIO Pad Data Out register 0–3 (PGPDO[0:3])
0x0C10–0x0C3F
Reserved
0x0C40–0x0C4C
Parallel GPIO Pad Data In register 0–3 (PGPDI[0:3])
0x0C50–0x0C7F Reserved
0x0C80–0x0C98
Masked Parallel GPIO Pad Data Out register 0–6 (MPGPDO[0:6])