Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
625
0x0088
FR2 — FIFO Right aligned data register 2
0x008C
FR3 — FIFO Right aligned data register 3
0x0080–0x009F
Reserved
0x00A0
FL0 — FIFO Left aligned data register 0
0x00A4
FL1 — FIFO Left aligned data register 1
0x00A8
FL2 — FIFO Left aligned data register 2
0x00AC
FL3 — FIFO Left aligned data register 3
0x00B0–0x00BF
Reserved
0x00C0
CTUEFR — Cross Triggering Unit Error Flag Register
0x00C2
CTUIFR — Cross Triggering Unit Interrupt Flag Register
0x00C4
CTUIR — Cross Triggering Unit Interrupt Register
0x00C6
COTR — Control ON-Time Register
0x00C8
CTUCR — Cross triggering unit control register
0x00CA
CTUDF — Cross Triggering Unit Digital Filter register
0x00CC
CTUPCR — Cross Triggering Unit Power Control Register
0x00CE–0x3FFF
Reserved
Table 24-4. TGS registers
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization
Reset value
0x0000
TGSISR — Trigger Generator Subunit Input Selection
Register
Yes
TGSISR_RE
0x0000_0000
0x0004
TGSCRR — Trigger Generator Subunit Control
Register
Yes
MRS
0x0000
0x0006
T0CR — Trigger 0 Compare Register
Yes
MRS
0x0000
0x0008
T1CR — Trigger 1 Compare Register
Yes
MRS
0x0000
0x000A
T2CR — Trigger 2 Compare Register
Yes
MRS
0x0000
0x000C
T3CR — Trigger 3 Compare Register
Yes
MRS
0x0000
0x000E
T4CR — Trigger 4 Compare Register
Yes
MRS
0x0000
0x0010
T5CR — Trigger 5 Compare Register
Yes
MRS
0x0000
0x0012
T6CR — Trigger 6 Compare Register
Yes
MRS
0x0000
0x0014
T7CR — Trigger 7 Compare Register
Yes
MRS
0x0000
Table 24-3. CTU memory map (continued)
Offset from
CTU_BASE
(0xFFE0_C000)
Register
Location