![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 644](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898644.webp)
Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
644
Freescale Semiconductor
24.8.19 Cross triggering unit interrupt/DMA register (CTUIR)
Table 24-26. CTUIFR field descriptions
Field
Description
ADC_I
ADC command interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T7_I
Trigger 7 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T6_I
Trigger 6 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T5_I
Trigger 5 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T4_I
Trigger 4 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T3_I
Trigger 3 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T2_I
Trigger 2 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T1_I
Trigger 1 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
T0_I
Trigger 0 interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
MRS_I
MRS Interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
Address: Base + 0x00C4
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
T7_IE T6_IE T5_IE T4_IE T3_IE T2_IE T1_IE T0_IE
0
0
0
0
0
MRS_
DMAE
MRS_
IE
IEE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-28. Cross triggering unit interrupt/DMA register (CTUIR)