![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 103](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898103.webp)
Chapter 4 Clock Description
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
103
4.9.4.6
Measurement Duration Register (CMU_0_MDR)
FHHI_0
FMPLL_0 Clock frequency higher than high reference interrupt
This bit is set by hardware when CK_FMPLL_ 0 frequency becomes higher than HFREF_A value and
CK_FMPLL_0 is ‘ON’ and the PLL locked as signaled by the ME. It can be cleared by software by
writing 1.
0: No FHH event
1: FHH event pending
FLLI_0
FMPLL_0 Clock frequency less than low reference event
This bit is set by hardware when CK_FMPLL_0 frequency becomes lower than LFREF_A value and
CK_FMPLL_0 is ‘ON’ and the PLL locked as signaled by the ME. It can be cleared by software by
writing 1.
0: No FLL event
1: FLL event pending
OLRI
Oscillator frequency less than RC frequency event
This bit is set by hardware when the frequency of CK_XOSC is less than CK_IRC/2
RCDIV
frequency and
CK_XOSC is ‘ON’ and stable as signaled by the ME. It can be cleared by software by writing 1.
0: No OLR event
1: OLR event pending
Address: Base + 0x0018
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
MD[19:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
MD[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 4-17. Measurement Duration Register (CMU_0_MDR)
Table 4-16. CMU_0_MDR field descriptions
Field
Description
MD[19:0]
Measurement duration bits
This register displays the measured duration in term of IRC clock cycles. This value is loaded in the
frequency meter downcounter. When SFM bit is set to ‘1’, downcounter starts counting.
Table 4-15. CMU_0_ISR field descriptions (continued)
Field
Description