![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 117](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898117.webp)
Chapter 5 Clock Generation Module (MC_CGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
117
5.5.8
Auxiliary Clock 1 Divider Configuration Register (CGM_AC1_DC0)
This register controls the auxiliary clock 1 divider.
Table 5-9. Auxiliary Clock 1 Select Control Register (CGM_AC1_SC) Field Descriptions
Field
Description
SELCTL
Auxiliary Clock 1 Source Selection Control
— This value selects the current source for auxiliary clock
1.
0000 (no clock)
0001 reserved
0010 reserved
0011 reserved
0100 reserved
0101 reserved
0110 reserved
0111 reserved
1000 reserved
1001 reserved
1010 reserved
1011 reserved
1100 reserved
1101 reserved
1110 reserved
1111 reserved
Access: User read, Supervisor read/write, Test read/write
R
DE0
0
0
0
DIV0
0
0
0
0
0
0
0
0
W
Reset
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-9. Auxiliary Clock 1 Divider Configuration Register (CGM_AC1_DC0)
Table 5-10. Auxiliary Clock 1 Divider Configuration Register (CGM_AC1_DC0) Field Descriptions
Field
Description
DE0
Divider 0 Enable
0 Disable auxiliary clock 1 divider 0
1 Enable auxiliary clock 1 divider 0
DIV0
Divider 0 Division Value
— The resultant (unused) will have a period DIV0 + 1 times that of auxiliary
clock 1. If the DE0 is set to 0 (Divider 0 is disabled), any write access to the DIV0 field is ignored and the
(unused) remains disabled.