Chapter 18 Enhanced Direct Memory Access (eDMA)
MPC5602P Microcontroller Reference Manual, Rev. 4
384
Freescale Semiconductor
18.5
Memory map and register definition
18.5.1
Memory map
The eDMA programming model is partitioned into two regions:
Region 1 defines control registers; Region 2 defines the local transfer control for the descriptor memory.
is a 32-bit view of the eDMA memory map.
Table 18-1. eDMA memory map
Offset from
EDMA_BASE
(0xFFF4_4000)
Register
Location
0x0000
EDMA_CR—Control Register
0x0004
EDMA_ESR—eDMA Error
Status Register
0x0008
Reserved
0x000C
EDMA_ERQL—eDMA Enable
Request Register
0x0010
Reserved
0x0014
EDMA_EEIRL—eDMA Enable
Error Interrupt Register
0x0018
EDMA_SERQR—eDMA Set
Enable Request Register
0x0019
EDMA_CERQR—eDMA Clear
Enable Request Register
0x001A
EDMA_SEEI—eDMA Set
Enable Error Interrupt Register
0x001B
EDMA_CEEI—eDMA Clear
Enable Error Interrupt Register
0x001C
EDMA_CIRQR—eDMA Clear
Interrupt Request Register
0x001D
EDMA_CER—eDMA Clear
Error Register
0x001E
EDMA_SSBR—eDMA Set
START Bit Register
0x001F
EDMA_CDSBR—eDMA Clear
DONE Status Register
0x0020
Reserved
0x0024
EDMA_IRQRL—eDMA Interrupt
Request Register
0x0028
Reserved