![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 888](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898888.webp)
Chapter 36 Nexus Development Interface (NDI)
MPC5602P Microcontroller Reference Manual, Rev. 4
888
Freescale Semiconductor
.
provides bit definitions for Debug Control Register 1.
SPR - 309;
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
IA
C1
US
IA
C1ER
IA
C2
US
IA
C2ER
IA
C12M
0
0
0
0
0
0
W
Reset
1
1
Reset by processor reset
p_reset_b
if DBCR0
EDM
=0, as well as unconditionally by
m_por
. If DBCR0
EDM
=1,
DBERC0 masks off hardware-owned resources from reset by
p_reset_b
and only software-owned resources
indicated by DBERC0 will be reset by
p_reset_b
.
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
IA
C3
US
IA
C3ER
IA
C4
US
IA
C4ER
IA
C34M
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 36-5. DBCR1 Register
Table 36-3. DBCR1 Bit Definitions
Bit(s)
Name
Description
0:1
IAC1US
Instruction Address Compare 1 User/Supervisor Mode
00 – IAC1 debug events not affected by MSR
PR
01 – Reserved
10 – IAC1 debug events can only occur if MSR
PR
=0 (Supervisor mode)
11 – IAC1 debug events can only occur if MSR
PR
=1. (User mode)
2:3
IAC1ER
Instruction Address Compare 1 Effective/Real Mode
00 – IAC1 debug events are based on effective address
01 – Unimplemented in e200z0h (Book E real address compare), no match can occur
10 – IAC1 debug events are based on effective address and can only occur if MSR
IS
=0
11 – IAC1 debug events are based on effective address and can only occur if MSR
IS
=1
4:5
IAC2US
Instruction Address Compare 2 User/Supervisor Mode
00 – IAC2 debug events not affected by MSR
PR
01 – Reserved
10 – IAC2 debug events can only occur if MSR
PR
=0 (Supervisor mode)
11 – IAC2 debug events can only occur if MSR
PR
=1. (User mode)
6:7
IAC2ER
Instruction Address Compare 2 Effective/Real Mode
00 – IAC2 debug events are based on effective address
01 – Unimplemented in e200z0h (Book E real address compare), no match can occur
10 – IAC2 debug events are based on effective address and can only occur if MSR
IS
=0
11 – IAC2 debug events are based on effective address and can only occur if MSR
IS
=1