Chapter 5 Clock Generation Module (MC_CGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
115
5.5.5
Auxiliary Clock 0 Select Control Register (CGM_AC0_SC)
This register is used to select the current clock source for the following clocks:
•
undivided: (unused)
•
divided by auxiliary clock 0 divider 0: (unused)
Table 5-6. System Clock Divider Configuration Register (CGM_SC_DC0) Field Descriptions
Field
Description
DE0
Divider 0 Enable
0 Disable system clock divider 0
1 Enable system clock divider 0
DIV0
Divider 0 Division Value
— The resultant divided system clock 0 will have a period DIV0 + 1 times that
of the system clock. If the DE0 is set to ‘0’ (Divider 0 is disabled), any write access to the DIV0 field is
ignored and the divided system clock 0 remains disabled.
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
SELCTL
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-6. Auxiliary Clock 0 Select Control Register (CGM_AC0_SC)
Table 5-7. Auxiliary Clock 0 Select Control Register (CGM_AC0_SC) Field Descriptions
Field
Description
SELCTL
Auxiliary Clock 0 Source Selection Control
— This value selects the current source for auxiliary clock
0.
0000 (no clock)
0001 reserved
0010 (no clock)
0011 reserved
0100 (no clock)
0101 (no clock)
0110 reserved
0111 reserved
1000 (no clock)
1001 reserved
1010 reserved
1011 reserved
1100 reserved
1101 reserved
1110 reserved
1111 reserved