Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
286
Freescale Semiconductor
15.4.2.7
Miscellaneous Interrupt Register (MIR)
All interrupt requests associated with ECSM are collected in the MIR register. This includes the processor
core system bus fault interrupt.
During the appropriate interrupt service routine handling these requests, the interrupt source contained in
the ECSMIR must be explicitly cleared.
Table 15-7. MRSR field descriptions
Field
Description
0
POR
Power-On Reset
0 Last recorded event was not caused by a power-on reset (based on a device input signal).
1 Last recorded event was caused by a power-on reset (based on a device input signal).
1
DI
R
Device Input Reset
0 Last recorded event was not caused by a device input reset.
1 Last recorded event was a reset caused by a device input reset.
Address: Base + 0x001F
Access: User read/write
0
1
2
3
4
5
6
7
R
FB0AI
FB0SI
FB1AI
FB1SI
0
0
0
0
W
1
1
1
1
x
x
x
x
Reset
0
0
0
0
0
0
0
0
Figure 15-7. Miscellaneous Interrupt Register (MIR)
Table 15-8. MIR field descriptions
Field
Description
0
FB0AI
Flash Bank 0 Abort Interrupt
0 A flash bank 0 abort has not occurred.
1 A flash bank 0 abort has occurred. The interrupt request is negated by writing a 1 to this bit. Writing
a 0 has no effect.
1
FB0SI
Flash Bank 0 Stall Interrupt
0 A flash bank 0 stall has not occurred.
1 A flash bank 0 stall has occurred. The interrupt request is negated by writing a 1 to this bit. Writing a
0 has no effect.
2
FB1AI
Flash Bank 1 Abort Interrupt
0 A flash bank 1 abort has not occurred.
1 A flash bank 1 abort has occurred. The interrupt request is negated by writing a 1 to this bit. Writing
a 0 has no effect.
3
FB1SI
Flash Bank 1 Stall Interrupt
0 A flash bank 1 stall has not occurred.
1 A flash bank 1 stall has occurred. The interrupt request is negated by writing a 1 to this bit. Writing a
0 has no effect.