![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 116](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898116.webp)
Chapter 5 Clock Generation Module (MC_CGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
116
Freescale Semiconductor
5.5.6
Auxiliary Clock 0 Divider Configuration Register (CGM_AC0_DC0)
This register controls the auxiliary clock 0 divider.
5.5.7
Auxiliary Clock 1 Select Control Register (CGM_AC1_SC)
This register is used to select the current clock source for the following clocks:
•
undivided: (unused)
•
divided by auxiliary clock 1 divider 0: (unused)
Access: User read, Supervisor read/write, Test read/write
R
DE0
0
0
0
DIV0
0
0
0
0
0
0
0
0
W
Reset
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-7. Auxiliary Clock 0 Divider Configuration Register (CGM_AC0_DC0)
Table 5-8. Auxiliary Clock 0 Divider Configuration Register (CGM_AC0_DC0) Field Descriptions
Field
Description
DE0
Divider 0 Enable
0 Disable auxiliary clock 0 divider 0
1 Enable auxiliary clock 0 divider 0
DIV0
Divider 0 Division Value
— The resultant (unused) will have a period DIV0 + 1 times that of auxiliary
clock 0. If the DE0 is set to 0 (Divider 0 is disabled), any write access to the DIV0 field is ignored and the
(unused) remains disabled.
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
SELCTL
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-8. Auxiliary Clock 1 Select Control Register (CGM_AC1_SC)