![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 749](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898749.webp)
Chapter 27 Functional Safety
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
749
Figure 27-5. Change lock settings directly via area #4
showed four registers that can be protected 8-bit wise. In
registers with 32-bit protection are shown.
Figure 27-6. Change lock settings for 16-bit protected addresses
On the right side of
it is shown that the data written to SLBR
n
[SLB0] is automatically written
to SLBR
n
[SLB1] also. This is done as the address reflected by SLBR
n
[SLB0] is protected 16-bit wise.
Note that in this case the write enable SLBR
n
[WE0] must be set while SLBR
n
[WE1] does not matter. As
the enable bits SLBR
n
[WE[3:2]] are cleared the lock bits SLBR
n
[SLB[3:2]] remain unchanged.
In the example on the left side of
the data written to SLBR
n
[SLB0] is mirrored to
SLBR
n
[SLB1] and the data written to SLBR
n
[SLB2] is mirrored to SLBR
n
[SLB3] as for both registers
the write enables are set.
a 32-bit wise protected register is shown. When SLBR
n
[WE0] is set the data written to
SLBR
n
[SLB0] is automatically written to SLBR
n
[SLB[3:1]] also. Otherwise SLBR
n
[SLB[3:0]] remains
unchanged.
1
SLB3
SLB2
SLB1
SLB0
SLBR
n
[WE[3:0]]
SLBR
n
[SLB[3:0]]
SLB3
SLB2
SLB1
SLB0
SLBR
n
[SLB[3:0]]
change allowed
to SLB3 write data
to SLB2
to SLB1
to SLB0
1
1
1
1
SLBR
n
[WE[3:0]]
to SLB3 write data
to SLB2
to SLB1
to SLB0
1
1
0
change allowed
SLB0
SLB1
SLB2
SLB3 SLBR
update lock bits
1
SLBR
n
[WE[3:0]]
to SLB0
write data
to SLB1 to SLB2 to SLB3
X
1
X
SLB0
SLB1
SLB2
SLB3 SLBR
update lock bits
1
SLBR
n
[WE[3:0]]
to SLB0
write data
to SLB1 to SLB2 to SLB3
X
0
0