Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
636
Freescale Semiconductor
24.8.10 Commands list register x (x = 1,...,24) (CLR
x
)
and
show the register configured for ADC command format in single conversion
mode (CMS = 0) (CLR
x
).
and
show the register configured for ADC command format in dual conversion
mode (CMS = 1).
T4_T0E
Trigger 4 Timer 0 output enable
0 Disabled
1 Enabled
T4_ADCE
Trigger 4 ADC command output enable
0 Disabled
1 Enabled
Address: Base + 0x002C,...,0x005A
(See
)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CIR
FC
CMS
0
FIFO
0
0
0
0
SU
0
CH
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-18. Commands list register
x
(
x
= 1,...,24) (CMS = 0)
Table 24-17. CLR
x
(CMS = 0) field descriptions
Field
Description
CIR
Command Interrupt Request bit
0 Disabled
1 Enabled
FC
First command bit
0 Not first command
1 First command
CMS
Conversion mode selection bit
0 Single conversion mode
1 Dual conversion mode
FIFO
FIFO for ADC unit 0/1
00 FIFO 0 selected
01 FIFO 1 selected
10 FIFO 2 selected
11 FIFO 3 selected
SU
Selection Unit bit
0 ADC unit 0 selected
1 ADC unit 1 selected
CH
ADC unit channel number
Table 24-16. THCR2 field descriptions (continued)
Field
Description