MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
11
INTC Software Set/Clear Interrupt Registers
(INTC_SSCIR0_3–INTC_SSCIR4_7) ................................................................................205
9.5.2.6
INTC Priority Select Registers (INTC_PSR0_3–INTC_PSR220_221) ........206
Functional description ...................................................................................................................209
9.6.1
Software configurable interrupt requests .......................................................218
Unique vector for each interrupt request source ............................................218
Software vector mode handshaking ...............................................................219
Hardware vector mode handshaking ..............................................................221
Scheduling a lower priority portion of an ISR ...............................................226
Scheduling an ISR on another processor .......................................................227
Negating an interrupt request as a side effect of an ISR ................................228
Negating multiple interrupt requests in one ISR ............................................228