![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 207](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898207.webp)
Chapter 9 Interrupt Controller (INTC)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
207
Address Base + 0x011C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PRI220
0
0
0
0
PRI221
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 9-9. INTC Priority Select Register 220–221 (INTC_PSR[220:221])
Table 9-7. INTC_PSR0_3–INTC_PSR220–221 field descriptions
Field
Description
4–7, 12–15,
20–23, 28–31
PRI[0:3]–
PRI220:221
Priority Select
PRI
x
selects the priority for interrupt requests. Refer to
Section 9.6, “Functional description.
Table 9-8. INTC Priority Select Register address offsets
INTC_PSR
x
_
x
Offset Address
INTC_PSR
x
_
x
Offset Address
INTC_PSR0_3
0x0040
INTC_PSR112_115
0x00B0
INTC_PSR4_7
0x0044
INTC_PSR116_119
0x00B4
INTC_PSR8_11
0x0048
INTC_PSR120_123
0x00B8
INTC_PSR12_15
0x004C
INTC_PSR124_127
0x00BC
INTC_PSR16_19
0x0050
INTC_PSR128_131
0x00C0
INTC_PSR20_23
0x0054
INTC_PSR132_135
0x00C4
INTC_PSR24_27
0x0058
INTC_PSR136_139
0x00C8
INTC_PSR28_31
0x005C
INTC_PSR140_143
0x00CC
INTC_PSR32_35
0x0060
INTC_PSR144_147
0x00D0
INTC_PSR36_39
0x0064
INTC_PSR148_151
0x00D4
INTC_PSR40_43
0x0068
INTC_PSR152_155
0x00D8
INTC_PSR44_47
0x006C
INTC_PSR156_159
0x00DC
INTC_PSR48_51
0x0070
INTC_PSR160_163
0x00E0
INTC_PSR52_55
0x0074
INTC_PSR164_167
0x00E4
INTC_PSR56_59
0x0078
INTC_PSR168_171
0x00E8
F60_63
0x007C
INTC_PSR172_175
0x00EC
INTC_PSR64_67
0x0080
INTC_PSR176_179
0x00F0