![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 336](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898336.webp)
Chapter 17 Flash Memory
MPC5602P Microcontroller Reference Manual, Rev. 4
336
Freescale Semiconductor
17.3.6
Registers description
The Flash user registers mapping is shown in
. Except as noted, registers and offsets are
identical for the code Flash and data Flash blocks.
Table 17-10. Flash registers
Offset from
xxxx_BASE
(0xFFFE_C000)
Register
Location
0x0000
Module Configuration Register (MCR)
0x0004
Low/mid Address Space Block Locking Register (LML)
0x0008
Reserved
0x000C
Secondary Low/mid Address Space Block Lock Register
(SLL)
0x0010
Low/mid Address Space Block Select Register (LMS)
0x0014
Reserved
0x0018
Address Register (ADR)
0x001C
Platform Flash Configuration Register 0 (PFCR0)
1
1
This register is not implemented on the data Flash block.
0x0020
Platform Flash Configuration Register 1 (PFCR1)
0x0024
Platform Flash Access Protection Register (PFAPR)
0x0028
Reserved
0x003C
User Test Register 0 (UT0)
0x0040
User Test Register 1 (UT1)
0x0044
User Test Register 2 (UT2)
0x0048
User Multiple Input Signature Register 0 (UMISR0)
0x004C
User Multiple Input Signature Register 1 (UMISR1)
0x0050
User Multiple Input Signature Register 2 (UMISR2)
0x0054
User Multiple Input Signature Register 3 (UMISR3)
0x0058
User Multiple Input Signature Register 4 (UMISR4)
0x005C–0x3FFF
Reserved