![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 354](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898354.webp)
Chapter 17 Flash Memory
MPC5602P Microcontroller Reference Manual, Rev. 4
354
Freescale Semiconductor
17.3.7.7.2
Platform Flash Configuration Register 1 (PFCR1)
The Platform Flash Configuration Register 1 (PFCR1) defines the configuration associated with Flash
memory bank1. This corresponds to the data Flash. The register is described in
.
NOTE
This register is not implemented on the data Flash block.
Address: Base + 0x0020
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
BK1_APC
BK1_WWSC
BK1_RWSC
BK1_R
WWC
W
Reset
0
1
0
0
0
0
1
0
0
0
0
1
0
0
0
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
BK1
_
R
WWC
0
0
0
0
0
0
B1_P1
_
BFE
BK1
_
R
WWC
0
0
0
0
0
0
B1_P0
_
BFE
W
Reset
1
0
0
0
0
0
0
0
1
0
0
0
0
0
0
1
Figure 17-18. Platform Flash Configuration Register 1 (PFCR1)
Table 17-21. PFCR1 field descriptions
Field
Description
0-4
BK1_APC
Bank1 Address Pipelining Control
This field controls the number of cycles between Flash array access requests. This field must be set
to a value appropriate to the operating frequency of the PFlash. Higher operating frequencies require
non-zero settings for this field for proper Flash operation. This field is set to 0b00010 by hardware
reset.
00000 Accesses may be initiated on consecutive (back-to-back) cycles.
00001 Access requests require one additional hold cycle.
00010 Access requests require two additional hold cycles.
...
11110 Access requests require 30 additional hold cycles.
11111 Access requests require 31 additional hold cycles.