Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
637
24.8.11 FIFO DMA control register (FDCR)
Address: Base + 0x002C ... 0x005A
(See
)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CIR
FC
CMS
0
FIFO
0
CH_B
0
CH_A
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-19. Commands list register x (x = 1,...,24) (CMS = 1)
Table 24-18. CLRx (CMS = 1) field descriptions
Field
Description
CIR
Command Interrupt Request bit
0 Disabled
1 Enabled
FC
First command bit
0 Not first command
1 First command
CMS
Conversion mode selection
0 Single conversion mode
1 Dual conversion mode
FIFO
FIFO for ADC unit A/B
CH_B
ADC unit B channel number
CH_A
ADC unit A channel number
Address: Base + 0x006C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
DE3
DE2
DE1
DE0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-20. FIFO DMA control register (FDCR)
Table 24-19. FDCR field descriptions
Name
Description
DEx
This bit enables DMA for the FIFOx
0 Disabled
1 Enabled