Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
153
NOTE
The reset value of the DFLAON field in the ME_HALT0_MC register is
“10”. This reset value is illegal for the data flash. Thus, the reset value for
the HALT0 mode configuration cannot be used as is and must be set to a
legal value before requesting the entry of the HALT0 mode.
7.3.2.14
STOP0 Mode Configuration Register (ME_STOP0_MC)
This register configures system behavior during STOP0 mode. Please refer to
NOTE
Byte write accesses are not allowed to this register.
Address
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
PDO
0
0
MV
R
O
N
DFLAON
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
1
0
1
R
0
0
0
0
0
0
0
0
0
PL
L0ON
XOSC0ON
16 MHz_IRCON
SYSCLK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
Figure 7-15. STOP0 Mode Configuration Register (ME_STOP0_MC)
Table 7-11. Mode Configuration Registers (ME_<
mode
>_MC) Field Descriptions
Field
Description
PDO
I/O output power-down control
— This bit controls the output power-down of I/Os.
0 No automatic safe gating of I/Os used and pads power sequence driver is enabled
1 In SAFE/
TEST
modes, outputs of pads are forced to high impedance state and pads power
sequence driver is disabled. The inputs are level unchanged. In STOP0 mode, only the pad power
sequence driver is disabled, but the state of the output remains functional.
MVRON
Main voltage regulator control
— This bit specifies whether main voltage regulator is switched off
or not while entering this mode.
1 Main voltage regulator is switched on
DFLAON
Data flash power-down control
— This bit specifies the operating mode of the data flash after
entering this mode.
00 reserved
01 Data flash is in power-down mode
10 reserved
11 Data flash is in normal mode