Chapter 18 Enhanced Direct Memory Access (eDMA)
MPC5602P Microcontroller Reference Manual, Rev. 4
394
Freescale Semiconductor
18.5.2.9
eDMA Clear Interrupt Request Register (EDMA_CIRQR)
The EDMA_CIRQR provides a simple memory-mapped mechanism to clear a given bit in the
EDMA_IRQRL to disable the interrupt request for a given channel. The given value on a register write
causes the corresponding bit in the EDMA_IRQRL to be cleared. Setting bit 1 (CINT
n
) provides a global
clear function, forcing the entire contents of the EDMA_IRQRL to be zeroed, disabling all DMA interrupt
requests. Reads of this register return all zeroes.
Address: Base + 0x001B
Access: User write-only
0
1
2
3
4
5
6
7
R
0
0
0
0
0
0
0
0
W
CEEI[0:6]
Reset
0
0
0
0
0
0
0
0
Figure 18-9. eDMA Set Enable Error Interrupt Register (EDMA_SEEIR)
Table 18-9. EDMA_CEEIR field descriptions
Field
Description
0
Reserved.
1–7
CEEI[0:6]
Clear enable error interrupt.
0–15 Clear corresponding bit in EDMA_EEIRL
16–63 Reserved
64–127 Clear all bits in EDMA_EEIRL
Note:
Bit 2 (CEEI1) is not used.
Address: Base + 0x001C
Access: User write-only
0
1
2
3
4
5
6
7
R
0
0
0
0
0
0
0
0
W
CINT[0:6]
Reset
0
0
0
0
0
0
0
0
Figure 18-10. eDMA Clear Interrupt Request (EDMA_CIRQR)
Table 18-10. EDMA_CIRQR field descriptions
Field
Description
0
Reserved.
1–7
CINT[0:6]
Clear interrupt request.
0–15 Clear corresponding bit in EDMA_IRQRL
16–63 Reserved
64–127 Clear all bits in EDMA_IRQRL
Note:
Bit 2 (CINT1) is not used.