Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
645
24.8.20 Control ON time register (COTR)
Table 24-27. CTUIR field descriptions
Field
Description
T7_IE
Trigger 7 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T6_IE
Trigger 6 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T5_IE
Trigger 5 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T4_IE
Trigger 4 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T3_IE
Trigger 3 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T2_IE
Trigger 2 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T1_IE
Trigger 1 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
T0_IE
Trigger 0 Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
MRS_DMAE
DMA transfer Enable on MRS occurrence if GRE bit is set
0 Interrupt disabled
1 Interrupt enabled
MRS_IE
MRS Interrupt Enable
0 Interrupt disabled
1 Interrupt enabled
IEE
Interrupt Error Enable
0 Interrupt disabled
1 Interrupt enabled
Address: Base + 0x00C6
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
COTR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-29. Control ON time register (COTR)