![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 232](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898232.webp)
Chapter 10 System Status and Configuration Module (SSCM)
MPC5602P Microcontroller Reference Manual, Rev. 4
232
Freescale Semiconductor
10.2.2.2
System Memory Configuration register (MEMCONFIG)
The system memory configuration register is a read-only register that reflects the memory configuration
of the system.
ABD
Autobaud
Indicates that autobaud detection is active when in SCI or CAN serial boot loader mode. No meaning in
other modes.
Address: Base + 0x0002
Access: Read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
IVLD
0
0
0
0
DVLD
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-4. System memory configuration (MEMCONFIG) register
Table 10-4. MEMCONFIG field descriptions
Field
Description
IVLD
CFlash Valid
This bit identifies whether or not the on-chip CFlash is accessible in the system memory map. The Flash
may not be accessible due to security limitations.
1: CFlash accessible
0: CFlash not accessible
Note: This is a status bit only and writing to this bit does not enable the CFlash if it has been disabled due
to specific mode of operation.
DVLD
DFlash Valid
This bit identifies whether or not the on-chip DFlash is visible in the system memory map. The Flash may
not be accessible due to security limitations.
1: DFlash visible
0: DFlash not visible
Note: This is a status bit only and writing to this bit does not enable the CFlash if it has been disabled due
to specific mode of operation.
Table 10-5. MEMCONFIG allowed register accesses
Access type
Access width
8-bit
16-bit
32-bit
Read
Allowed
Allowed
Allowed
(also reads STATUS
register)
Write
Not allowed
Not allowed
Not allowed
Table 10-3. STATUS field descriptions (continued)
Field
Description