![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 791](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898791.webp)
Chapter 30 Periodic Interrupt Timer (PIT)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
791
NOTE
Reserved registers read as 0. Writes have no effect.
30.3.2
Registers description
This section describes in address order all the PIT registers and their individual bits. PIT registers are
accessible only when the core is in supervisor mode (see
Section 15.4.3, “ECSM_reg_protection
30.3.2.1
PIT Module Control Register (PITMCR)
This register controls whether the timer clocks are enabled and whether the timers run in debug mode.
Timer Channel 3
0x0130
LDVAL3—Timer 3 Load Value Register
0x0134
CVAL3—Timer 3 Current Value Register
0x0138
TCTRL3—Timer 3 Control Register
0x013C
TFLG3—Timer 3 Flag Register
0x0140–0x3FFF
Reserved
Address: Base + 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
MDIS FRZ
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
Figure 30-2. PIT Module Control Register (PITMCR)
Table 30-1. PIT memory map (continued)
Offset from
PIT_BASE
(0xC3FF_0000)
Register
Location