Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
300
Freescale Semiconductor
15.4.3
ECSM_reg_protection
The ECSM_reg_protection logic provides hardware enforcement of supervisor mode access protection for
four on-platform IPS modules: INTC, ECSM, STM, and SWT. This logic resides between the on-platform
bus sourced by the PBRIDGE bus controller and the individual slave modules. It monitors the bus access
type (supervisor or user) and if a user access is attempted, the transfer is terminated with an error and
inhibited from reaching the slave module. Identical logic is replicated for each of the five, targeted slave
modules. A block diagram of the ECSM_reg_protection module is shown in
.
Figure 15-21. Spp_Ips_Reg_Protection block diagram
Attempted accesses to reserved addresses result in an error termination, while attempted writes to
read-only registers are ignored and do not terminate with an error. Unless noted otherwise, writes to the
programming model must match the size of the register; for example, an
n
-bit register only supports
n
-bit
Table 15-22. REDR field descriptions
Name
Description
0-31
REDR[31:0]
RAM ECC Data Register
This 32-bit register contains the data associated with the faulting access of the last properly
enabled RAM ECC event. The register contains the data value taken directly from the data bus.
PBRIDGE
INTC
ips_supervisor_access
ECSM_REG_PROTECTION
ECSM
STM
SWT