Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
299
15.4.2.21 RAM ECC Data Register (REDR)
The REDR is a -bit register for capturing the data associated with the last properly enabled ECC event in
the RAM memory. Depending on the state of the ECC Configuration Register, an ECC event in the RAM
causes the address, attributes and data associated with the access to be loaded into the REAR, RESR,
REMR, REAT and REDR registers, and the appropriate flag (R1BC or RNCE) in the ECC Status Register
to be asserted.
The data captured on a multi-bit non-correctable ECC error is undefined.
This register can only be read from the IPS programming model; any attempted write is ignored.
1-3
SIZE[2:0]
AMBA-AHB HSIZE[2:0]
000
8-bit AMBA-AHB access
001
16-bit AMBA-AHB access
010
32-bit AMBA-AHB access
1
xx
Reserved
4
PROTECTION[3]
AMBA-AHB HPROT[3]
Protection[0]: Type
0 I-Fetch
1 Data
5
PROTECTION[2]
AMBA-AHB HPROT[2]
Protection[1]: Mode
0 User mode
1 Supervisor mode
6
PROTECTION[1]
AMBA-AHB HPROT[1]
Protection[2]: Bufferable
0 Non-bufferable
1 Bufferable
7
PROTECTION[0]
AMBA-AHB HPROT[0]
Protection[3]: Cacheable
0 Non-cacheable
1 Cacheable
Address: Base + 0x006C
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
REDR[31:16]
W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
REDR[15:0]
W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Figure 15-20. Platform RAM ECC Data register (PREDR)
Table 15-21. REAT field descriptions
Name
Description