Chapter 4 Clock Description
MPC5602P Microcontroller Reference Manual, Rev. 4
100
Freescale Semiconductor
4.9.4.1
Control Status Register (CMU_0_CSR)
0x0018
Measurement Duration Register (CMU_0_MDR)
R/W
0x0000_0000
0x001C–0x3FFF Reserved
Address: Base + 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
SFM
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
RCDIV[1:0]
CME
_0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 4-12. Control Status Register (CMU_0_CSR)
Table 4-11. CMU_0_CSR field descriptions
Field
Description
SFM
Start frequency measure
The software can only set this bit to start a clock frequency measure. It is reset by hardware when the
measure is ready in the CMU_FDR.
0: Frequency measurement completed or not yet started
1: Frequency measurement not completed
RCDIV[1:0] RC clock division factor
These bits specify the RC clock division factor. The output clock is CK_IRC divided by the factor 2
RCDIV
.
This output clock is compared with CK_XOSC for crystal clock monitor feature.The clock division
coding is as follows.
00
:
Clock divided by 1 (no division)
01
:
Clock divided by 2
10
:
Clock divided by 4
11
:
Clock divided by 8
CME_0
FMPLL_0 clock monitor enable
0
:
FMPLL_0 monitor disabled
1
:
FMPLL_0 monitor enabled
Table 4-10. CMU memory map (continued)
Offset from
CMU_BASE
(0xC3FE_0100)
Register
Access
Reset value
Location