Section 43 Electrical Characteristics
Rev. 1.00 Oct. 01, 2007 Page 1889 of 1956
REJ09B0256-0100
43.4.17 MMCIF Module Signal Timing
Table 43.30 MMCIF Module Signal Timing
Conditions: V
CCQ
=
VDD
_
RTC
=
AV
CC
=
3.0 to 3.6 V, V
CCQ-DDR
=
2.3 to 2.7 V, VDD
=
1.15 to
1.35 V, Ta
= −
20 to 75
°
C
Item Symbol
Min.
Max.
Unit
Figure
MMC_CLK clock cycle time
t
MMCYC
60
— ns 43.67
MMC_CLK clock high level width
t
MMWH
0.4
×
t
MMCYC
—
ns 43.67
MMC_CLK clock low level width
t
MMWL
0.4
×
t
MMcyc
—
ns 43.67
MMC_CMD output data delay time
t
MMCD
—
10 ns
43.67
MMC_CMD input data setup time
t
MMRCS
10
— ns 43.68
MMC_CMD input data hold time
t
MMRCH
10
— ns 43.68
MMC_DAT output data delay time
t
MMTDD
—
10 ns 43.67
MMC_DAT input data setup time
t
MMRDS
10
— ns 43.68
MMC_DAT input data hold time
t
MMRDH
10
— ns 43.68
t
MMCYC
t
MMWH
t
MMWL
t
MMTDD
t
MMTDD
t
MMCD
t
MMCD
MMC_CLK
MMC_DAT (output)
MMC_CMD (output)
Figure 43.67 MMCIF Transmit Timing
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...