Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 237 of 1956
REJ09B0256-0100
Source
Number of
Sources
(Max.)
Priority INTEVT
Remarks
IRL[7:4]
pin = H'9
H'320
IRL[3:0]
pin = H'9
IRL[7:4]
pin = H'A
External
interrupts
IRL
interrupt
*
1
2
H'340
IRL[3:0]
pin = H'A
High
IRL[7:4]
pin = H'B
H'360
IRL[3:0]
pin = H'B
IRL[7:4]
pin = H'C
H'380
IRL[3:0]
pin = H'C
IRL[7:4]
pin = H'D
H'3A0
IRL[3:0]
pin = H'D
IRL[7:4]
pin = H'E
Inversion values of input
pin values (because of
negative pins)
For example
IRL[7:4]
pin = H'0 means
external pin input level is,
IRL[7]
pin = Low
IRL[6]
pin = Low
IRL[5]
pin = Low
IRL[4]
pin = Low
then priority level is,15
(H'F)
(See table 9.6)
H'3C0
IRL[3:0]
pin = H'E
8
Values set in INTPRI
H'240
IRQ[0]
IRQ
interrupt
H'280 IRQ[1]
H'2C0 IRQ[2]
H'300 IRQ[3]
H'340 IRQ[4]
H'380 IRQ[5]
H'3C0 IRQ[6]
H'200 IRQ[7]
Low
RTC 3
H'480 ATI
Setting value of INT2PRI0
to INT2PRI13
H'4A0 PRI
H'4C0 CUI
SECURITY
*
3
1
H'4E0 SECI
WDT 1
H'560 ITI
On-chip
module
interrupts
*
2
TMU0 1
H'580 TUNI0
TMU1 1
H'5A0 TUNI1
TMU2 2
H'5C0 TUNI2
H'5E0 TICPI2
H-UDI 1
H'600 H-UDI
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...