Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 790 of 1956
REJ09B0256-0100
23.3 Register
Descriptions
Table 23.2 shows the configuration of registers of the GETHER. Table 23.3 shows the state of
registers in each processing mode. The last number of the abbreviation of a register, except for
registers related to the CAM entry tables, corresponds to the number of the two Ethernet interface
ports (port 0 or port 1). Some numbers have been omitted in the text.
Table 23.2 Register Configuration
Name
Abbreviation
R/W
P4 Area
Address
Area 7
Address
Access
Size
Software reset register
ARSTR
R/W
H'FEE0 1800
H'1EE0 1800
32
E-MAC mode register
ECMR0
R/W
H'FEE0 0500
H'1EE0 0500
32
E-MAC status register
ECSR0
R/W
H'FEE0 0510
H'1EE0 0510
32
E-MAC interrupt permission register
ECSIPR0
R/W
H'FEE0 0518
H'1EE0 0518
32
PHY interface register
PIR0
R/W
H'FEE0 0520
H'1EE0 0520
32
MAC address high register
MAHR0
R/W
H'FEE0 05C0 H'1EE0 05C0
32
MAC address low register
MALR0
R/W
H'FEE0 05C8 H'1EE0 05C8
32
Receive frame length register
RFLR0
R/W
H'FEE0 0508
H'1EE0 0508
32
PHY status register
PSR0
R
H'FEE0 0528
H'1EE0 0528
32
PHY_INT polarity register
PIPR0
R/W
H'FEE0 052C H'1EE0 052C
32
Transmit retry over counter register
TROCR0
R/W
H'FEE0 0700
H'1EE0 0700
32
Delayed collision detect counter
register
CDCR0
R/W
H'FEE0 0708
H'1EE0 0708
32
Lost carrier counter register
LCCR0
R/W
H'FEE0 0710
H'1EE0 0710
32
CRC error frame receive counter
register
CEFCR0
R/W
H'FEE0 0740
H'1EE0 0740
32
Frame receive error counter register
FRECR0
R/W
H'FEE0 0748
H'1EE0 0748
32
Too-short frame receive counter
register
TSFRCR0
R/W
H'FEE0 0750
H'1EE0 0750
32
Too-long frame receive counter
register
TLFRCR0
R/W
H'FEE0 0758
H'1EE0 0758
32
Residual-bit frame receive counter
register
RFCR0
R/W
H'FEE0 0760
H'1EE0 0760
32
Carrier extension loss counter register
CERCR0
R/W
H'FEE0 0768
H'1EE0 0768
32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...