Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 862 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
20 RINT50
0 R/W
E-MAC-0
Residual-Bit Frame Receive
Set to 1 when a frame containing residual bits (less
than an 8-bit unit) is received in the E-MAC-0.
19 RINT40
0 R/W
E-MAC-0
Too-Long Frame Receive
Set to 1 when a frame exceeding the value set by
RFLR0 is received in the E-MAC-0.
18 RINT30
0 R/W
E-MAC-0
Too-Short Frame Receive
Set to 1 when a frame with a length of less than 64
bytes is received in the E-MAC-0.
17
RINT20
0
R/W
E-MAC-0 Frame Receive Error
Set to 1 when a receive error is detected on the
ET0_RX-ER pin input from the PHY-LSI in the E-MAC-
0.
16
RINT10
0
R/W
E-MAC-0 CRC Error Frame Receive
Set to 1 when a receive frame results in a CRC error in
the E-MAC-0.
15 to 8
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
7
OVF1
0
R/W
Port 1-to-0 Relay FIFO Overflow Detect
Set to 1 when the port 1-to-0 relay FIFO overflows.
6
RBSY1
0
R/W
E-MAC-1 Overflow Alert Signal Output
Set to 1 when the threshold of TSU_BSYSL1 is valid
and exceeded.
5
RINT61
0
R/W
E-MAC-1 Carrier Extension Loss Error Detect
Set to 1 when a frame with the carrier extension lost is
received in the E-MAC-1.
4 RINT51
0 R/W
E-MAC-1
Residual-Bit Frame Receive
Set to 1 when a frame containing residual bits (less
than an 8-bit unit) is received in the E-MAC-1.
3 RINT41
0 R/W
E-MAC-1
Too-Long Frame Receive
Set to 1 when a frame exceeding the value set by
RFLR1 is received in the E-MAC-1.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...