Rev. 1.00 Oct. 01, 2007 Page xxxvi of lxvi
Section 41 User Break Controller (UBC)........................................................ 1759
41.1
Features............................................................................................................................ 1759
41.2
Register Descriptions ....................................................................................................... 1761
41.2.1
Match Condition Setting Registers 0 and 1 (CBR0 and CBR1) ......................... 1763
41.2.2
Match Operation Setting Registers 0 and 1 (CRR0 and CRR1) ......................... 1770
41.2.3
Match Address Setting Registers 0 and 1 (CAR0 and CAR1)............................ 1772
41.2.4
Match Address Mask Setting Registers 0 and 1 (CAMR0 and CAMR1)........... 1774
41.2.5
Match Data Setting Register 1 (CDR1) .............................................................. 1776
41.2.6
Match Data Mask Setting Register 1 (CDMR1) ................................................. 1777
41.2.7
Execution Count Break Register 1 (CETR1) ...................................................... 1778
41.2.8
Channel Match Flag Register (CCMFR) ............................................................ 1779
41.2.9
Break Control Register (CBCR) ......................................................................... 1780
41.3
Operation Description...................................................................................................... 1781
41.3.1
Definition of Words Related to Accesses ........................................................... 1781
41.3.2
User Break Operation Sequence ......................................................................... 1782
41.3.3
Instruction Fetch Cycle Break ............................................................................ 1784
41.3.4
Operand Access Cycle Break ............................................................................. 1785
41.3.5
Sequential Break ................................................................................................. 1787
41.3.6
Program Counter Value to be Saved................................................................... 1788
41.4
User Break Debugging Support Function ........................................................................ 1789
41.5
User Break Examples....................................................................................................... 1791
41.6
Usage Notes ..................................................................................................................... 1795
Section 42 User Debugging Interface (H-UDI)............................................... 1797
42.1
Features............................................................................................................................ 1797
42.2
Input/Output Pins............................................................................................................. 1799
42.3
Boundary Scan TAP Controllers (IDCODE, EXTEST, SAMPLE/PRELOAD, and
BYPASS) ......................................................................................................................... 1800
42.4
Register Descriptions ....................................................................................................... 1802
42.4.1
Instruction Register (SDIR) ................................................................................ 1803
42.4.2
Interrupt Source Register (SDINT)..................................................................... 1804
42.4.3
Bypass Register (SDBPR) .................................................................................. 1805
42.4.4
Boundary Scan Register (SDBSR) ..................................................................... 1805
42.5
Operation ......................................................................................................................... 1823
42.5.1
TAP Control ....................................................................................................... 1823
42.5.2
H-UDI Reset ....................................................................................................... 1824
42.5.3
H-UDI Interrupt .................................................................................................. 1824
42.6
Usage Notes ..................................................................................................................... 1824
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...