Section 43 Electrical Characteristics
Rev. 1.00 Oct. 01, 2007 Page 1898 of 1956
REJ09B0256-0100
43.4.23 H-UDI Module Signal Timing
Table 43.38 H-UDI Module Signal Timing
Conditions: V
CCQ
=
VDD
_
RTC
=
AV
CC
=
3.0 to 3.6 V, V
CCQ-DDR
=
2.3 to 2.7 V, VDD
=
1.15 to
1.35 V, Ta
= −
20 to 75
°
C
Item Symbol
Min.
Max.
Unit
Figure
Input clock cycle
t
TCKcyc
50
—
ns
43.81,
43.83
Input clock pulse width (High)
t
TCKH
15
—
ns
43.81
Input clock pulse width (Low)
t
TCKL
15
—
ns
43.81
Input clock rise time
t
TCKr
—
10
ns
43.81
Input clock fall time
t
TCKf
—
10
ns
43.81
ASEBRK
setup time
t
ASEBRKS
10 — t
cyc
43.82
ASEBRK
hold time
t
ASEBRKH
10 — t
cyc
43.82
TDI/TMS setup time
t
TDIS
15
—
ns
43.83
TDI/TMS hold time
t
TDIH
15
—
ns
43.83
TDO data delay time
t
TDO
0
10
ns
43.83
ASEBRK
pin break pulse width
t
PINBRK
2 — t
Pcyc0
43.84
Notes: 1. t
cyc
: One
CLKOUT
cycle time
2.
t
Pcyc0
: One Pck0 cycle time
t
TCKH
t
TCKf
t
TCKr
t
TCKL
t
TCKcyc
V
IH
V
IH
V
IH
1/2V
CCQ
TCK
1/2V
CCQ
V
IL
V
IL
Note: When clock is input from TCK pin.
Figure 43.81 TCK Input Timing
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...