Rev. 1.00 Oct. 01, 2007 Page lxi of lxvi
Table 20.13
Up/Down-Count Conditions in Phase Counting Mode 4.................................. 731
Section 21 Compare Match Timer (CMT)
Table 21.1
Register Configuration.......................................................................................... 735
Table 21.2
Register State in Each Operating Mode................................................................ 736
Section 22 Realtime Clock (RTC)
Table 22.1
RTC Pins............................................................................................................... 747
Table 22.2
Register Configuration.......................................................................................... 748
Table 22.3
Register State in Each Operating Mode................................................................ 749
Table 22.4
Crystal Oscillator Circuit Constants (Recommended Values) .............................. 767
Table 22.5
Interrupt source and request generating order....................................................... 768
Section 23 Gigabit Ethernet Controller (GETHER)
Table 23.1
Pin Configuration.................................................................................................... 81
Table 23.2
Register Configuration............................................................................................ 86
Table 23.3
Register States in Each Operating Mode ................................................................ 94
Table 23.4
Relay Frame Process (Without CAM) .................................................................. 264
Table 23.5
Receive Frame Processing .................................................................................... 266
Table 23.6
Relay Frame Process (With CAM) ....................................................................... 266
Table 23.7
List of GETHER Interrupts................................................................................... 271
Section 25 Stream Interface (STIF)
Table 25.1
Pin Configuration.................................................................................................. 985
Table 25.2
Register Configuration.......................................................................................... 986
Table 25.3
Register States in Each Operating Mode .............................................................. 987
Section 26 I
2
C Bus Interface (IIC)
Table 26.1
Pin Configuration.................................................................................................... 80
Table 26.2
Register Configuration............................................................................................ 80
Table 26.3
Register State in Each Operating Mode.................................................................. 82
Table 26.4
Suggested Settings for CDF and SCGD ................................................................. 97
Table 26.5
Description on Symbols of I
2
C Bus Data Format ................................................. 100
Section 27 Serial Communication Interface with FIFO (SCIF)
Table 27.1
Pin Configuration................................................................................................ 1051
Table 27.2
Register Configuration (1) .................................................................................. 1052
Table 27.3
Register State in Each Operating Mode.............................................................. 1053
Table 27.4
SCSMR Settings ................................................................................................. 1069
Table 27.5
SCSMR Settings for Serial Transfer Format Selection....................................... 1079
Table 27.6
SCSMR and SCSCR Settings for SCIF Clock Source Selection........................ 1079
Table 27.7
Serial Transfer Formats (Asynchronous Mode).................................................. 1081
Table 27.8
SCIF Interrupt Sources ....................................................................................... 1100
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...