Section 32 PC Card Controller (PCC)
Rev. 1.00 Oct. 01, 2007 Page 1379 of 1956
REJ09B0256-0100
Bit
Bit Name Initial Value R/W
Description
1
P0BWE
0
R/W
PCC0 Battery Warning Enable
When the PC card connected to area 6 is on the IC
memory card interface, bit 1 enables or disables the
interrupt request when the BVD2 and BVD1 pins are in
the state in which “the battery must be changed
although the data is guaranteed”. This bit has no
meaning on the I/O card interface.
0: No interrupt occurs when the BVD2 and BVD1 pins
are in the state in which “the battery must be
changed although the data is guaranteed”
1: An interrupt occurs when the BVD2 and BVD1 pins
are in the state in which “the battery must be
changed although the data is guaranteed”
0
P0BDE
0
R/W
PCC0 Battery Dead Enable
When the PC card connected to area 6 is on the IC
memory card interface, bit 0 enables or disables the
interrupt request when the BVD2 and BVD1 pins are in
the state in which “the battery must be changed since
the data is not guaranteed”. This bit has no meaning on
the I/O card interface.
0: No interrupt occurs when the BVD2 and BVD1 pins
are in the state in which “the battery must be
changed since the data is not guaranteed”
1: An interrupt occurs when the BVD2 and BVD1 pins
are in the state in which “the battery must be
changed since the data is not guaranteed”
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...