Section 40 General Purpose I/O (GPIO)
Rev. 1.00 Oct. 01, 2007 Page 1752 of 1956
REJ09B0256-0100
40.2.42 Pin Select Register 3 (PSEL3)
PSEL3 is a 16-bit readable/writable register that selects the functions of the Port L (PTL), and Port
M (PTM) pins multiplexed with “other function”.
When using the pins with “other function” assigned, set PSEL3 and then set the corresponding
port control register to select “other function”.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
Bit:
Initial value:
R/W:
—
PTSEL3[14:12]
—
PTSEL3[10:8]
—
PTSEL3[6:4]
—
PTSEL3[2:0]
Bit Bit
Name
Initial
value R/W Description
15 —
0 R Reserved
This bit is always read as 0, and the write value should
always be 0.
14 to 12 PTSEL3
[14:12]
100
R/W
These bits select the functions of Port L (PTL7 to PTL4)
and Port M (PTM7 to PTM1).
Bit setting
Selected function
PTSEL3[14:12] PTL7 to PTL4
PTM7 to
PTM1
1
xx
LBSC
*
1
/
EXCPU
LBSC
*
1
/
EXCPU
000 LCDC
RMII0
001 MII0
MII0
010 DMAC1
PCIC
*
2
RMII0
011 STIF0
STIF0
[Legend]
x: Don't care
Notes:
1.
When 32-bit is selected as the data bus
width in the LBSC, select this pin function.
2.
When clearing interrupt mask of the
interrupt controller (INTC) with the PCIC
function selected, make sure to select the
PCIC function with this register in advance.
11 —
0 R Reserved
This bit is always read as 0, and the write value should
always be 0.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...