Section 1 Overview
Rev. 1.00 Oct. 01, 2007 Page 15 of 1956
REJ09B0256-0100
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSSQ-DDR
J
L
VCCQ-DDR
M_D0
M_D1
M_D2
M_D3
M_D4
M_D5
M_D7
M_DQM0
M_DQS1
M_D8
M_D9
M_D10
M_D11
M_D13
M_D15
PTF1/
REQ0
/
REQOUT
/
SIM_CLK/ET1_MDC/
DACK3
PTE5/AD29/
SCIF2_TXD/
GET1_GTX-CLK/
SSI0_SCK
PTH6/AD27/
TPU_T
O2/
ET1_CRS/
RMII1M_TXD_EN
PTF3/CBE3/
ET1_TX-CLK
VSSQ
PTM6/D30/
EX_AD30/ST0_D6/
ET0_RX-CLK/
RMII0_TXD1/PINT6
PTM7/D31/
EX_AD31/ST0_D7/
ET0_RX-D
V/
RMII0_TXD0/PINT7
VCCQ
VSSQ
VCCQ
PTK1/ST1_D1/
GET0_ETXD5/
SIOF1_TXD/
LCD_D3
VDD
VCCQ
VSS
VDD
VCCQ
VSS
VDD
VSSQ
VCCQ
VSS
VDD
VSS
VDD
VCCQ
VSSQ
VSSQ
TMS
Vss-PLL2
Vdd-PLL2
PTM5/D29/EX_AD29/
ST0_D5/
ET0_RX-ER/
RMII0_TXD_EN/PINT5
VSSQ
VCCQ
PTK0/ST1_D0/
GET0_ETXD4/
SIOF1_SYNC/
LCD_D2
PTL3/D19/EX_AD19/
IRQ7/
IRL7
/
ET0_MDIO/
INTC
/
LCD_D11
PTL0/D16/EX_AD16/
IRQ4/
IRL4
/
ET0_COL/
DREQ0
/
LCD_D8
D7/EX_AD7
D5/EX_AD5
D3/EX_AD3
D1/EX_AD1
RD
/
FRAME
/
EX_FRAME
A9
A11
A17
A19
A21
A25/EX_SIZE2
CE2A
VSSQ
VSSQ
BACK
BREQ
XT
AL
VSSQ
BS
/
EX_BS
RDWR
/
EX_RDWR
PTK3/ST1_D3/
GET0_ETXD7/
SIOF2_SYNC/
LCD_D5
PTL4/D20/EX_AD20/
ST0_REQ/
ET0_ETXD0/
INTD
/
LCD_D12
PTL2/D18/EX_AD18/
IRQ6/
IRL6
/
ET0_ETXD3/
TEND0
/
LCD_D10
PTL1/D17/EX_AD17/
IRQ5
/IRL5
/
ET0_MDC/
DACK0
/
LCD_D9
D6/EX_AD6
D4/EX_AD4
D2/EX_AD2
D0/EX_AD0
WE0
/
PCC_REG
A8
A10
A16
A18
A20
A24/EX_SIZE1
CE2B
IOIS16
/TMU_TCLK
VCCQ
A
Vss
VCCQ
EXT
AL
PTM3/D27/EX_AD27/
ST0_D3/
ET0_LINKST
A/
RMII0_RXD1/PINT3
PTM2/D26/EX_AD26/
ST0_D2/ET0_W
OL/
RMII0_CRS_D
V/PINT2
PTM0/D24/EX_AD24/
ST0_D0/ET0_TX-ER/
PINT0/RMII0M0_MDIO
PTK2/ST1_D2/
GET0_ETXD6/
SIOF1_SCK/
LCD_D4
PTJ0/ST0M_REQO/
GET0_GTX-CLK/
REF50CK
WE3
/
IOWR
D15/EX_AD15
D13/EX_AD13
D11/EX_AD11
D9/EX_AD9
WE1
/
WE
A1
A3
A5
A7
A13
A15
A23/EX_SIZE0
DA
1
AV
cc
AN3
AN1
Vss-PLL1
Vdd-PLL1
VSSQ
CS0
VSSQ
REF125CK/
SSI_CLK/
HA
C_BITCLK
PTM1/D25/
EX_AD25/ST0_D1/
ET0_TX-CLK/
RMII0_RX_ER/PINT1
PTL7/D23/
EX_AD23/ST0_V
ALID/
ET0_TX-EN/
TEND1
/
LCD_D15
PTL5/D21/
EX_AD21/ST0_CLK/
ET0_ETXD1/
DREQ1
/
LCD_D13
PTL6/D22/EX_AD22/
ST0_ST
AR
T/
ET0_ETXD2/
DACK1
/
LCD_D14
WE2
/
IORD
D14/EX_AD14
D12/EX_AD12
D10/EX_AD10
D8/EX_AD8
CLK
OUT
A0
A2
A4
A6
A12
A14
A22
DA
0
AV
cc
AN2
AN0
AV
cc
VSSQ
M_WE
M_CAS
M_A11
VSSQ-DDR
VSSQ-DDR
VCCQ
PTE4/AD22/
SCIF2_RXD/
GET1_ERXD4/
SSI0_SD
A
TA
PTE3/AD20/
SCIF2_SCK/
GET1_ERXD5/
SSI0_WS
PTH7/AD17/
TPU_T
O3/
ET1_RX-D
V
PTD1/CBE2/
PCC_VS2
/
SIOF0_TXD/
HA
C_SD_OUT/
LCDM_D15
M_RAS
M_CS
M_A9
VCCQ-DDR
VCCQ-DDR
VSSQ
PTD5/AD18/
PCC_CD2
/
GET1_ERXD6/
SSI1_SD
AT
A/
LCDM_D14
PTE2/AD16/
PCC_IOIS16
/
GET1_ERXD7/
TEND2
PTD0/
IRDY
/
PCC_VS1
/
SIOF0_SYNC/
HA
C_SD_IN/
LCDM_D13
PT
A1/
DEVSEL
/
SCIF1_RXD
M_BA0
M_BA1
M_A8
VCCQ-DDR
VDD
VCCQ
PTD3/
PCIFRAME
/
PCC_BVD2/
SIOF0_SCK/
HAC_RES
/
LCDM_D12
PTD2/
TRDY
/PCC_RD
Y/
SIOF0_RXD/
HA
C_SYNC/
LCDM_D11
PT
A2/
LOCK
/
SCIF1_TXD
PTB0/
PERR
/
PINT8/LCDM_D10
M_A10
M_A0
M_A7
VSSQ-DDR
VSS
VDD
PTD4/
STOP
/
PCC_CD1
/
SIOF0_MCLK/
SSI1_WS/LCDM_DON
PT
A0/P
AR/
SCIF1_SCK
PTB1/
SERR
/
PINT9/LCDM_D9
PTB4/CBE1/
PINT12/LCDM_D8
M_A1
M_A2
M_A6
VSSQ-DDR
VSSQ-DDR
VDD
PT
A3/AD15/
SCIF1_CTS
PT
A4/AD13/
SCIF1_RTS
PTB5/AD14/
PINT13/
LCDM_M_DISP
PT
A5/AD12
M_A3
M_A4
M_A5
VCCQ-DDR
VCCQ-DDR
VDD
PTB2/AD11/
PINT10/LCDM_D7
PTB3/AD9/PINT11/
LCDM_D6
PTC0/AD10/
MMC_D
A
T/
LCDM_D5
PTC3/AD8/
MMC_ODMOD
/
LCDM_D4
XT
AL2
EXT
AL2
XRTCSTBI
VDD-R
TC
Vss-R
TC
VCCQ
PTB6/CBE0/
PINT14/LCDM_D3
PTB7/AD6/PINT15/
LCDM_D2
PTC4/AD7/
MMC_CMD/
LCDM_CL2
PTC6/AD5/
LCDM_CL1
USBP
USBM
VCCQ
VSSQ
VSS
VSSQ
VCCQ
PTC1/AD4/
LCDM_D1
PTC2/AD2/
LCDM_D0
PTC7/AD3/
MMC_CLK
PT
A6/AD1/
MMC_VDDON
PTI2/ST0M_ST
AR
TI/
IIC0_SCL/
SIOF1_RXD/
USB_OVRCRT/
USBF_VB
US
PTI1/ST
A
TUS1/
ST1_REQ/
RMII0_MDIO
PTK5/ST1_D5/
GET0_ERXD5/
SIOF2_RXD/
LCD_D7
VCCQ
VSSQ
VSSQ
PTC5/AD0/
MMC_CD/
LCDM_FLM
PTN0/
SCIF0_SCK/MD0
PTN1/
SCIF0_RXD/MD3
PTI0/ST
ATUS0/
ST1_CLK/
RMII0_MDC
PTK4/ST1_D4/
GET0_ERXD4/
SIOF2_TXD/
LCD_D6
PTM4/D28/EX_AD28/
ST0_D4/
ET0_PHY
-INT/
RMII0_RXD0/PINT4
PTJ5/ST0M_D3I/
ET0_ERXD3/
RMII1_RXD0/
LCD_DON
PTJ1/ST0M_CLKIO/
RMII1_RX_ER/
LCD_CLK
PTI3/ST0M_V
ALIDI/
IIC0_SD
A/
SIOF1_MCLK/
USB_CLK
PTK7/ST1_D7/
GET0_ERXD7/
SIOF2_MCLK/
LCD_VCPWC
PTK6/ST1_D6/
GET0_ERXD6/
SIOF2_SCK/
LCD_VEPWC
VCCQ
VSSQ
VCCQ
VCCQ
PTN2/SCIF0_TXD/
MD1
PTN3/
SCIF0_CTS
/MD4
PTN4/
SCIF0_RTS
/MD2
PTI5/MD10/
ST1_V
ALID/LCD_D1
PTI4/MD8/ST1_ST
AR
T/
ET1_PHY
-INT/
RMII0M0_MDC/
USB_PWREN/USBF_UPLUP
VDD
VSSQ
MPMD
MRESET
PTN5/NMI
PRESET
PTJ2/ST0M_D0I/
ET0_ERXD0/
RMII1_TXD1/
LCD_M_DISP
PTI7/IRQ3/
IRL3
/
ST0M_D7I/
IIC1_SD
A
PTJ6/ST0M_D4I/
ET0_CRS/
RMII1_TXD_EN/
LCD_FLM
PTI6/IRQ2/
IRL2
/
ST0M_D6I/
IIC1_SCL
PTJ7/
INTB
/
ST0M_D5I/
IRQOUT
/
RMII1_TXD0/
LCD_D0
VSS
VSSQ
PT
O6/IRQ0/
IRL0
/
DACK1M
//MD5
PT
O7/IRQ1/
IRL1
/
TEND1M
/
SSI3_SCK/MD6
PT
O0/A
UDSYNC/
RMII1_MDC/
SSI2_WS
PT
O1/A
UD
A
TA0/
RMII1_MDIO/
SSI2_SD
A
TA
PTJ4/ST0M_D2I/
ET0_ERXD2/
RMII1_RXD1/
LCD_CL2
PTJ3/ST0M_D1I/
ET0_ERXD1/
RMII1_CRS_D
V/
LCD_CL1
CS4
VCCQ
VCCQ
PT
O2/A
UD
A
TA1/
RMII0M1_MDC
PT
O3/A
UD
A
TA2/
RMII0M1_MDIO/
SSI2_SCK
PT
O4/A
UD
AT
A3/
EX_INT
/SSI3_WS
PT
O5/A
UDCK/
DREQ1M
/
SSI3_SD
A
TA
RDY
/
EX_RDY
/
PCC_WAIT
CS6
/
CE1B
VSSQ
VSSQ
VSSQ
TRST
ASEBRK
/
BRKA
CK
TCK
A
Vss
CS2
/
EX_CS1
CS1
/
EX_CS0
VDD
VSS
VSS
VCCQ
TDO
TDI
VDD
PTG1/
GNT2
/
ET1_ETXD0
PTE1/PCICLK/
GET1_ETXD4/
DACK2
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
M_D16
M_D17
M_D19
M_D21
M_D23
M_D6
M_DQS0
M_DQM1
M_D24
M_D26
M_D28
M_D30
M_D12
M_D14
PTF2/AD31/SIM_RST/
ET1_MDIO/
TEND3
PTG7/AD28/
ET1_TX-EN
PTH0/AD25/
TPU_TI3A/
ET1_COL/
RMII1M_RX_ER
VSSQ
VCCQ
VDD
PTG2/
REQ1
/
ET1_ETXD1
PTD6/REQ2/ PCC_BVD1/ GET1_ETXD5/ SSI1_SCK/ LCDM_VCPWC
M_VREF
M_BKPRST
VSSQ-DDR
VCCQ-DDR
M_D18
M_D20
M_D22
M_DQS2
M_DQM2
M_DQS3
M_DQM3
M_D25
M_D27
M_D29
M_D31
VSSQ-DDR
VSSQ-DDR
PTG0/
GNT1
/
ET1_W
OL
PTG6/AD26/
ET1_TX-ER
VSSQ
VCCQ
PTG5/
GNT3
/
ET1_RX-CLK
VDD
PTG3/
REQ3
/
ET1_ETXD2
PTE0/
INTA
/
PCC_DRV
/
GET1_ETXD6/
DREQ2
VDD
M_CLK0
M_CKE
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
VSSQ-DDR
VSSQ-DDR
VCCQ-DDR
Vss-DLL1
Vdd-DLL1
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
VCCQ-DDR
VSSQ-DDR
PTG4/AD30/
ET1_LINKST
A
VSSQ
VCCQ
PTH2/AD24/
TPU_TI2A/
ET1_ERXD0/
RMII1M_TXD1
PTH5/AD23/
TPU_T
O1/
ET1_ERXD1/
RMII1M_TXD0
PTF0/
GNT0
/
GNTIN
/SIM_D/
ET1_ETXD3/
DREQ3
PTD7/
PCIRESET
/
PCC_RESET/
GET1_ETXD7/
LCDM_VEPWC
M_CLK1
M_A13
M_A12
VSSQ-DDR
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
VSSQ-DDR
VSSQ-DDR
VCCQ-DDR
Vss-DLL2
Vdd-DLL2
VCCQ-DDR
VSSQ-DDR
VCCQ-DDR
VCCQ-DDR
VSSQ-DDR
VSSQ
VCCQ
PTH1/IDSEL/
TPU_TI3B/
ET1_RX-ER/
RMII1M_CRS_D
V
PTH3/AD21/
TPU_TI2B/
ET1_ERXD2/
RMII1M_RXD1
PTH4/AD19/
TPU_T
O
0/
ET1_ERXD3/
RMII1M_RXD0
VDD
VDD
VSS
Vss-PLL3
Vdd-PLL3
CS5
/
CE1A
1
A
B
C
D
E
F
G
H
K
M
N
P
R
T
U
V
W
Y
AA
AB
AC
AD
AE
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
Figure 1.2 Pin Arrangement
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...