Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 286 of 1956
REJ09B0256-0100
INT2B4:
Indicates detailed interrupt sources for the PCIC.
Module Bit Source
Function
Description
31 to 10 —
These bits are always read as 0. The
write value should always be 0.
9
PWD0
PCIC power state D0 state interrupt
8
PWD1
PCIC power state D1 state interrupt
7
PWD2
PCIC power state D2 state interrupt
6
PWD3
PCIC power state D3 state interrupt
5
ERR
PCIC error interrupt
4
INTD
PCIC INTD interrupt
3
INTC
PCIC INTC interrupt
2
INTB
PCIC INTB interrupt
1
INTA
PCIC INTA interrupt
PCIC
0
SERR
PCIC SERR interrupt
Indicates PCIC interrupt
sources. This register
indicates the PCIC
interrupt sources even if
mask setting is made in
the interrupt mask
register for them.
INT2B5:
Indicates detailed interrupt sources for the MMCIF.
Module Bit Source
Function
Description
31 to 4
—
These bits are always read as 0. The
write value should always be 0.
3
FRDY
FIFO ready interrupt
2
ERR
CRC error interrupt, data timeout
error interrupt, or command timeout
error interrupt
1
TRAN
Data response interrupt, data transfer
end interrupt, command response
receive end interrupt, command
transmit end interrupt, or data busy
end interrupt
MMCIF
0
FSTAT
MMC FIFO empty interrupt or FIFO
full interrupt
Indicates MMC interrupt
sources. This register
indicates MMC interrupt
sources even if mask
setting is made in the
interrupt mask register
for them.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...