Section 36 USB Function Controller (USBF)
Rev. 1.00 Oct. 01, 2007 Page 1549 of 1956
REJ09B0256-0100
36.3.38 Endpoint Information Register (EPIR)
EPIR is a register to set the configuration information for each endpoint. 5 bytes of the
information are required for one endpoint and the formats are listed in tables 36.4 and 36.5. Write
the data in order from endpoint 0. Do not write more than 5 (bytes)
×
10 (endpoints)
=
50 bytes.
Write this information once at power-on reset. Do not write it again afterwards.
Write data of one endpoint is described below. EPIR writes data in the same address in order.
Therefore though there is only one EPIR register, write data for registration number N (N is from
0 to 9) is listed as EPIRN0 to EPIRN4 (EPIR [registration number] [write order]) for the purpose
of explaining. Write data in order from EPIR00.
•
EPIRN0:
Initial value:
R/W:
D[1:0]
D[3:2]
D[7:4]
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
W
W
W
W
W
W
W
W
R
R
R
R
R
R
R
R
Bit:
15
14
13
12
11
8
10
9
7
6
5
4
3
0
2
1
Initial value:
R/W:
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit:
31
30
29
28
27
24
26
25
23
22
21
20
19
16
18
17
Bit
Bit Name
Initial value R/W Description
31 to 8
Undefined
R
Reserved
These bits are always read as undefined value.
Write value should always be 0.
7 to 4
D[7:4]
Undefined
W
Endpoint Number
Settable range: 0 to 5
3, 2
D[3:2]
Undefined
W
Configuration Number to which Endpoint Belongs
Settable range: 0 or 1
1, 0
D[1:0]
Undefined
W
Interface Number to which Endpoint Belongs
Settable range: 0 to 3
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...