Section 42 User Debugging Interface (H-UDI)
Rev. 1.00 Oct. 01, 2007 Page 1822 of 1956
REJ09B0256-0100
Number Pin
Name
I/O
*
20 PTO0/
AUDSYNCS
/RMII_MDC/SSI2_WS OUTPUT
19 PTO0/
AUDSYNCS
/RMII_MDC/SSI2_WS CONTROL
18 PTO0/
AUDSYNCS
/RMII_MDC/SSI2_WS INPUT
17 PTO1/AUDATA0/RMII_MDIO/SSI2_SDATA
OUTPUT
16 PTO1/AUDATA0/RMII_MDIO/SSI2_SDATA
CONTROL
15 PTO1/AUDATA0/RMII_MDIO/SSI2_SDATA
INPUT
14 PTO2/AUDATA1/RMII0M1_MDC
OUTPUT
13 PTO2/AUDATA1/RMII0M1_MDC
CONTROL
12 PTO2/AUDATA1/RMII0M1_MDC
INPUT
11 PTO3/AUDATA2/RMII0M1_MDIO/SSI2_SCK
OUTPUT
10 PTO3/AUDATA2/RMII0M1_MDIO/SSI2_SCK
CONTROL
9 PTO3/AUDATA2/RMII0M1_MDIO/SSI2_SCK
INPUT
8 PTO4/AUDATA3/
EX_INT
/SSI3_WS OUTPUT
7 PTO4/AUDATA3/
EX_INT
/SSI3_WS CONTROL
6 PTO4/AUDATA3/
EX_INT
/SSI3_WS INPUT
5 PTO5/AUDCK/
DREQ1M
/SSI3_SDATA OUTPUT
4 PTO5/AUDCK/
DREQ1M
/SSI3_SDATA CONTROL
3 PTO5/AUDCK/
DREQ1M
/SSI3_SDATA INPUT
2
ASEBRK
/BRKACK
OUTPUT
1
ASEBRK
/BRKACK
CONTROL
0
ASEBRK
/BRKACK
INPUT
To
TDO
Note:
*
Control is an active-high signal. When Control is driven high, the corresponding pin is
driven according to the OUT value.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...