Section 42 User Debugging Interface (H-UDI)
Rev. 1.00 Oct. 01, 2007 Page 1815 of 1956
REJ09B0256-0100
Number Pin
Name
I/O
*
237 PTI5/MD10/ST1_VALID/LCD_D1
CONTROL
236 PTI5/MD10/ST1_VALID/LCD_D1
INPUT
235 PTK4/ST1_D4/GET0_ERXD4/SIOF2_TXD/LCD_D6
OUTPUT
234 PTK4/ST1_D4/GET0_ERXD4/SIOF2_TXD/LCD_D6 CONTROL
233 PTK4/ST1_D4/GET0_ERXD4/SIOF2_TXD/LCD_D6
INPUT
232 PTK5/ST1_D5/GET0_ERXD5/SIOF2_RXD/LCD_D7
OUTPUT
231 PTK5/ST1_D5/GET0_ERXD5/SIOF2_RXD/LCD_D7 CONTROL
230 PTK5/ST1_D5/GET0_ERXD5/SIOF2_RXD/LCD_D7
INPUT
229 PTK6/ST1_D6/GET0_ERXD6/SIOF2_SCK/LCD_VEPWC OUTPUT
228 PTK6/ST1_D6/GET0_ERXD6/SIOF2_SCK/LCD_VEPWC CONTROL
227 PTK6/ST1_D6/GET0_ERXD6/SIOF2_SCK/LCD_VEPWC INPUT
226 PTK7/ST1_D7/GET0_ERXD7/SIOF2_MCLK/LCD_VCPWC OUTPUT
225 PTK7/ST1_D7/GET0_ERXD7/SIOF2_MCLK/LCD_VCPWC CONTROL
224 PTK7/ST1_D7/GET0_ERXD7/SIOF2_MCLK/LCD_VCPWC INPUT
223 PTI0/STATUS0/ST1_CLK/ST1_STRB/RMII0_MDC
OUTPUT
222 PTI0/STATUS0/ST1_CLK/ST1_STRB/RMII0_MDC CONTROL
221 PTI0/STATUS0/ST1_CLK/ST1_STRB/RMII0_MDC
INPUT
220 PTI1/STATUS1/ST1_REQ/RMII0_MDIO
OUTPUT
219 PTI1/STATUS1/ST1_REQ/RMII0_MDIO
CONTROL
218 PTI1/STATUS1/ST1_REQ/RMII0_MDIO
INPUT
217 PTI2/ST0M_STARTI/IIC0_SCL/SIOF1_RXD/
USB_OVRCRT
/USBF_VBUS
OUTPUT
216 PTI2/ST0M_STARTI/IIC0_SCL/SIOF1_RXD/
USB_OVRCRT
/USBF_VBUS
INPUT
215 PTI3/ST0M_VALIDI/IIC0_SDA/SIOF1_MCLK/USB_CLK OUTPUT
214 PTI3/ST0M_VALIDI/IIC0_SDA/SIOF1_MCLK/USB_CLK INPUT
213 PTF0/
GNT0
/
GNTIN
/SIM_D/ET1_ETXD3/
DREQ3
OUTPUT
212 PTF0/
GNT0
/
GNTIN
/SIM_D/ET1_ETXD3/
DREQ3
CONTROL
211 PTF0/
GNT0
/
GNTIN
/SIM_D/ET1_ETXD3/
DREQ3
INPUT
210 PTG3/
REQ3
/ET1_ETXD2 OUTPUT
209 PTG3/
REQ3
/ET1_ETXD2 CONTROL
208 PTG3/
REQ3
/ET1_ETXD2 INPUT
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...