Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 333 of 1956
REJ09B0256-0100
11.4 Register
Descriptions
The LBSC has 16 registers as shown in table 11.7 and 11.8. The following registers control
memory interfaces, wait cycles, etc.
Table 11.7 Register Configuration
Register Name
Abbrev.
R/W Initial Value
P4 Address
Area 7
Address
Access
Size
Memory Address Map Select
Register
MMSELR
R/W H'0000 0000
H'FE60 0020 H'1E60 0020
32
Bus Control Register
BCR
R/W H'x000 0000
H'FF80 1000 H'1F80 1000
32
CS0 Bus Control Register
CS0BCR
R/W H'7777 7770
H'FF80 2000 H'1F80 2000
32
CS1 Bus Control Register
CS1BCR
R/W H'7777 7770
H'FF80 2010 H'1F80 2010
32
CS2 Bus Control Register
CS2BCR
R/W H'7777 7770
H'FF80 2020 H'1F80 2020
32
CS4 Bus Control Register
CS4BCR
R/W H'7777 7770
H'FF80 2040 H'1F80 2040
32
CS5 Bus Control Register
CS5BCR
R/W H'7777 7770
H'FF80 2050 H'1F80 2050
32
CS6 Bus Control Register
CS6BCR
R/W H'7777 7770
H'FF80 2060 H'1F80 2060
32
CS0 Wait Control Register
CS0WCR
R/W H'7777 770F H'FF80 2008 H'1F80 2008
32
CS1 Wait Control Register
CS1WCR
R/W H'7777 770F H'FF80 2018 H'1F80 2018
32
CS2 Wait Control Register
CS2WCR
R/W H'7777 770F H'FF80 2028 H'1F80 2028
32
CS4 Wait Control Register
CS4WCR
R/W H'7777 770F H'FF80 2048 H'1F80 2048
32
CS5 Wait Control Register
CS5WCR
R/W H'7777 770F H'FF80 2058 H'1F80 2058
32
CS6 Wait Control Register
CS6WCR
R/W H'7777 770F H'FF80 2068 H'1F80 2068
32
CS5 PCMCIA Control Register
CS5PCR
R/W H'7700 0000
H'FF80 2070 H'1F80 2070
32
CS6 PCMCIA Control Register
CS6PCR
R/W H'7700 0000
H'FF80 2080 H'1F80 2080
32
Table 11.8 Register State in Each Operating Made.
Register Name
Abbreviation
Power-On
Reset
Manual
Reset Sleep
Standby
Memory Address Map Select Register MMSELR
H'0000 0000
H'0000 0000 Retained
Retained
Bus Control Register
BCR
H'x000 0000
H'x000 0000
Retained
Retained
CS0 Bus Control Register
CS0BCR
H'7777 7770
H'7777 7770 Retained
Retained
CS1 Bus Control Register
CS1BCR
H'7777 7770
H'7777 7770 Retained
Retained
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...