Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 335 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value
R/W Description
31 to 16
All 0
R/W
Reserved
Set these bits to H'A5A5 only when writing to AREASEL
bits in this register.
These bits are always read as 0.
15 to 3
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
2 to 0
AREASEL
000
R/W
DDRIF/PCIC Memory Space Select
000: Sets area 3 (H'0C00 0000 to H'0FFF FFFF) as the
DDRIF space and other areas as the LBSC space
001: Sets area 3 (H'0C00 0000 to H'0FFF FFFF) as the
DDRIF space, area 4 (H'1000 0000 to H'13FF FFFF) as
the PCI memory space, and other areas as the LBSC
space
010: Sets areas 2 and 3 (H'0800 0000 to H'0FFF FFFF) as the
DDRIF space and other areas as the LBSC space
011: Sets areas 2 and 3 (H'0800 0000 to H'0FFF FFFF) as the
DDRIF space, area 4 (H'1000 0000 to H'13FF FFFF) as
PCI memory space, and other areas as the LBSC space
100: Sets areas 2 to 5 (H'0800 0000 to H'17FF FFFF) as the
DDRIF space
101: Setting prohibited
110: Setting prohibited
111: Setting prohibited
The MMSELR must be written by the CPU. Writing to MMSELR, DMAC and PCIC module
should be set not to access this register, and all processing in execution should be finished, for
example execute SYNCO instruction preceding MOV instruction, and then modify MMSELR.
And execute twice MOV instruction of read out MMSELR (dummy read) and SYNCO instruction
in succession immediately after MOV instruction of write to MMSELR.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...