Section 29 Serial I/O with FIFO (SIOF)
Rev. 1.00 Oct. 01, 2007 Page 1189 of 1956
REJ09B0256-0100
Channel Register
Name
Abbreviation R/W
Area P4
Address
*
Area 7
Address
*
Access
Size
Status register 1
SISTR1
R/W H'FFE3 8014 H'1FE3 8014 16
Interrupt enable register 1
SIIER1
R/W H'FFE3 8016 H'1FE3 8016 16
Transmit data register 1
SITDR1
W
H'FFE3 8020 H'1FE3 8020 32
Receive data register 1
SIRDR1
R
H'FFE3 8024 H'1FE3 8024 32
Transmit control data
register 1
SITCR1
R/W H'FFE3 8028 H'1FE3 8028 32
1
Receive control data register
1
SIRCR1
R/W H'FFE3 802C H'1FE3 802C 32
Mode register 2
SIMDR2
R/W H'FFE4 0000 H'1FE4 0000 16
Clock select register 2
SISCR2
R/W H'FFE4 0002 H'1FE4 0002 16
Transmit data assign register
2
SITDAR2
R/W H'FFE4 0004 H'1FE4 0004 16
Receive data assign register
2
SIRDAR2
R/W H'FFE4 0006 H'1FE4 0006 16
Control data assign register
2
SICDAR2
R/W H'FFE4 0008 H'1FE4 0008 16
Control register 2
SICTR2
R/W H'FFE4 000C H'1FE4 000C 16
FIFO control register 2
SIFCTR2
R/W H'FFE4 0010 H'1FE4 0010 16
Status register 2
SISTR2
R/W H'FFE4 0014 H'1FE4 0014 16
Interrupt enable register 2
SIIER2
R/W H'FFE4 0016 H'1FE4 0016 16
Transmit data register 2
SITDR2
W
H'FFE4 0020 H'1FE4 0020 32
Receive data register 2
SIRDR2
R
H'FFE4 0024 H'1FE4 0024 32
Transmit control data
register 2
SITCR2
R/W H'FFE4 0028 H'1FE4 0028 32
2
Receive control data register
2
SIRCR2
R/W H'FFE4 002C H'1FE4 002C 32
Note:
*
P4 addresses are used when area P4 in the virtual address space is used, and area 7
addresses are used when accessing the register through area 7 in the physical address
space using the TLB.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...