Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 791 of 1956
REJ09B0256-0100
Name
Abbreviation
R/W
P4 Area
Address
Area 7
Address
Access
Size
Carrier extension error counter
register
CEECR0
R/W
H'FEE0 0770
H'1EE0 0770
32
Multicast address frame receive
counter register
MAFCR0
R/W
H'FEE0 0778
H'1EE0 0778
32
Automatic PAUSE frame register
APR0
R/W
H'FEE0 0554
H'1EE0 0554
32
Manual PAUSE frame register
MPR0
R/W
H'FEE0 0558
H'1EE0 0558
32
Automatic PAUSE frame
retransmit count register
TPAUSER0 R/W
H'FEE0 0564
H'1EE0 0564
32
PAUSE frame transmit counter
register
PFTCR0
R
H'FEE0 055C H'1EE0 055C
32
PAUSE frame receive counter
register
PFRCR0
R
H'FEE0 0560
H'1EE0 0560
32
GETHER mode register
GECMR0
R/W
H'FEE0 05B0
H'1EE0 05B0
32
Burst cycle count upper-limit register
BCULR0
R/W
H'FEE0 05B4
H'1EE0 05B4
32
E-MAC mode register
ECMR1
R/W
H'FEE0 0D00 H'1EE0 0D00
32
E-MAC status register
ECSR1
R/W
H'FEE0 0D10 H'1EE0 0D10
32
E-MAC interrupt permission register
ECSIPR1
R/W
H'FEE0 0D18 H'1EE0 0D18
32
PHY interface register
PIR1
R/W
H'FEE0 0D20 H'1EE0 0D20
32
PHY_INT polarity register
PIPR1
R/W
H'FEE0 0D2C H'1EE0 0D2C 32
MAC address high register
MAHR1
R/W
H'FEE0 0DC0 H'1EE0 0DC0 32
MAC address low register
MALR1
R/W
H'FEE0 0DC8 H'1EE0 0DC8 32
Receive frame length register
RFLR1
R/W
H'FEE0 0D08 H'1EE0 0D08
32
PHY status register
PSR1
R
H'FEE0 0D28 H'1EE0 0D28
32
Transmit retry over counter register
TROCR1
R/W
H'FEE0 0F00
H'1EE0 0F00
32
Delayed collision detect counter
register
CDCR1
R/W
H'FEE0 0F08
H'1EE0 0F08
32
Lost carrier counter register
LCCR1
R/W
H'FEE0 0F10
H'1EE0 0F10
32
CRC error frame receive counter
register
CEFCR1 R/W
H'FEE0
0F40 H'1EE0
0F40 32
Frame receive error counter register
FRECR1
R/W
H'FEE0 0F48
H'1EE0 0F48
32
Too-short frame receive counter
register
TSFRCR1
R/W
H'FEE0 0F50
H'1EE0 0F50
32
Too-long frame receive counter
register
TLFRCR1
R/W
H'FEE0 0F58
H'1EE0 0F58
32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...