Section 32 PC Card Controller (PCC)
Rev. 1.00 Oct. 01, 2007 Page 1370 of 1956
REJ09B0256-0100
Bit
Bit Name Initial Value R/W
Description
4
P0USE
0
R/W
PCC0 Use/Not Use
Specifies that the PC Card Controller to be worked or
not worked.
0: PC Card Controller doesn’t work
1: PC Card Controller works
Note: When setting P0USE to 1, following settings are
required.
When P0USE is set to 1 and P0PCCT is set to
0, bits 21 and 20 (SA1 and SA0) in the
CS6BWCR register of BSC should be set to 0.
When P0USE and P0PCCT are set to 1, bits 21
and 20 (SA1 and SA0) in the CS6BWCR
register of BSC should be set to 1.
Before P0USE is set to 1, bits 15 to 12 (TYPE3
to TYPE0) in CS6BBCR of BSC should be set
to 0101.
3 P0MMOD
0
R/W
PCC0
Mode
Controls
PCC_REG
and A24 pins for the PC card
connected to area 6. Specifies either A24 of the
address to be accessed or bit P0REG for outputting to
PCC_REG
pin. When the common memory space is
accessed, specifies either A24 of the address to be
accessed or bit P0PA24 for outputting to A24 pin. By
this operation, continuous 32 or 16 Mbytes can be
selected for the address area of the common memory
space of the PC card.
0: Bit P0REG is output to
PCC_REG
pin, and A24 of
address to be accessed is output to A24 pin
(continuous 32-Mbyte area mode)
1: A24 of address to be accessed is output to
PCC_REG
pin. When the common memory space is
accessed, P0PA24 is output to A24 pin (continuous
16-Mbyte area mode)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...