Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1586 of 1956
REJ09B0256-0100
Notes: 1. When connecting the LCDC to a TFT panel with an unwired 18-bit bus, the lower bit
lines should be connected to GND or to the lowest bit from which data is output.
2. For details, see section 37.4.1, LCD Module Sizes which can be Displayed in this
LCDC.
Figure 37.1 shows a block diagram of LCDC.
Clock
generator
LCDC
LCD_CLK
Bck
Pck0
DDRIF
DDR I/O
LCD_CL1
LCD_CL2
LCD_FLM
LCD_D15 to 0
LCD_DON
LCD_VCPWC
LCD_VEPWC
LCD_M_DISP
DOTCLK
LCDM_CL1
LCDM_CL2
LCDM_FLM
LCDM_D15 to 0
LCDM_DON
LCDM_VCPWC
LCDM_VEPWC
LCDM_M_DISP
DDR-SDRAM
(VRAM)
Normal output pin group
Mirror output output group
Power control
Line buffer
Register
Peripheral
bus 0
Bus interface
Bus interface
2.4 Kbytes
4 bytes
×
256 entries
Pallet RAM
Figure 37.1 LCDC Block Diagram
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...