Section 1 Overview
Rev. 1.00 Oct. 01, 2007 Page 13 of 1956
REJ09B0256-0100
1.2 Block
Diagram
CPU
I-cache
LBSC
(External bus)
[Legend]
FPU
MMU
O-cache
LRAM
UBC
AUD
Instr
uction b
us
Oper
and b
us
DDRIF
(External bus)
PCIC
(External bus)
HPB
AUD:
Advanced user debugger
CMT:
Compare match timer
CPG:
Clock pulse generator
CPU:
Central processing unit
DDRIF:
DDR-SDRAM interface
DMAC:
Direct memory access controller
FPU:
Floating-point unit
GPIO:
General purpose I/O
SBR:
SuperHyway bridge
HPB:
Peripheral bus bridge
I-Cache:
Instruction cache
INTC:
Interrupt controller
LBSC:
Local bus state controller
PCC:
PC card controller
LRAM:
L memory
MMCIF:
Multimedia card interface
MMU:
Memory management unit
O-Cache: Operand (data) cache
PCIC:
PCI controller
EXCPU:
External CPU interface
RTC:
Realtime clock
UBC:
User break controller
H-UDI:
User debugging interface
GETHER: Gigabit Ethernet controller
SECURITY
*
: Security accelerator
USBH:
USB host controller
CPG
WDT
TPU
CMT
H-UDI
INTC
DMAC
6 channels
Inter
nal b
us f
or cache and RAM
SuperHyw
a
y b
us
P
er
ipher
al b
us 0
USBF:
USB function controller
SCIF:
Serial communication interface with FIFO
SIOF:
Serial I/O with FIFO
SSI:
Serial sound interface
STIF:
Stream
interface
HAC:
Audio codec interface
AD/DA:
A/D converter, D/A converter
TMU:
Timer
unit
IIC:
IIC bus interface
WDT:
Watchdog
timer
SIM:
SIM card module
TPU:
16-bit pulse unit
LCDC:
LCD controller
EXCPU
SBR
SECURITY
*
GETHER
USBH
LCDC
PCC
AD/DA
GPIO
HAC
STIF
2 channels
TMU
SCIF
3 channels
SIOF
3 channels
SIM
IIC
2 channels
SSI
4 channels
USBF
SuperHyw
a
y br
idge b
us
MMCIF
RTC
P
er
ipher
al b
us 1
(External bus)
Note:
*
SECURITY is incorporated only in the R5S77630, not in the R5S77631.
Figure 1.1 SH7763 Block Diagram
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...