Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 241 of 1956
REJ09B0256-0100
Pin Name
Function
I/O
Description
IRQ7/
IRL7
to
IRQ4/
IRL4
External interrupt input pin Input
Interrupt request signal input
IRL [7:4] 4-bit level-encoded
interrupt input when ICR0.IRLM1 = 0
IRQ7 to IRQ4 individual interrupt
input when ICR0.IRLM1 = 1
IRQOUT
Interrupt request output
Output
Notifies that an interrupt request has
generated
This pin is asserted even if the CPU
does not accept the interrupt
request, but not asserted when the
interrupt is masked.
PINT15 to PINT0
Port interrupt input pins
Input
Port interrupt request signal input
9.3 Register
Descriptions
Table 9.3 shows the INTC register configuration. These registers maintain software interfaces
with the CPU (SH-4A) and are initialized by a power-on reset and a manual reset.
Table 9.3 shows the INTC register configuration. Table 9.4 shows the register states in each
operating mode.
Table 9.3
INTC Register Configuration
Name Abbreviation
R/W
P4
Address
Area 7
Address
Access
Size
Interrupt control register 0
ICR0
R/W
H'FFD0 0000
H'1FD0 0000
32
Interrupt control register 1
ICR1
R/W
H'FFD0 001C H'1FD0 001C
32
Interrupt priority register
INTPRI
R/W
H'FFD0 0010
H'1FD0 0010
32
Interrupt source register
INTREQ R/(W) H'FFD0
0024
H'1FD0 0024
32
Interrupt mask register 0
INTMSK0
R/W
H'FFD0 0044
H'1FD0 0044
32
Interrupt mask register 1
INTMSK1
R/W
H'FFD0 0048
H'1FD0 0048
32
Interrupt mask register 2
INTMSK2
R/W
H'FFD4 0080
H'1FD4 0080
32
Interrupt mask clear register 0 INTMSKCLR0 R/W
H'FFD0 0064
H'1FD0 0064
32
Interrupt mask clear register 1 INTMSKCLR1 R/W
H'FFD0 0068
H'1FD0 0068
32
Interrupt mask clear register 2 INTMSKCLR2 R/W
H'FFD4 0084
H'1FD4 0084
32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...